# Xilinx HLS

- High Level Synthesis -

2020 - 2021

Ando Ki, Ph.D. adki@future-ds.com

#### Table of contents

- Vivado HLS
  - Design flow
  - ► Synthesis basic
  - ▶ Vivado HLS pragmas by type
- Optimization basics
  - ▶ logic expression
  - pipelining
  - unrolling
  - dataflow
  - array reshaping
- Interfaces

- High-level synthesis C libraries
- High-level synthesis coding styles

Copyright (c) Ando Ki









#### Xilinx DSP48 block

- The DSP48 block is an arithmetic logic unit (ALU) embedded into the fabric of the FPGA and is composed of a chain of three different blocks.
- $P = B \times (A + D) + C$
- P += B x (A + D)

Copyright (c) Ando Ki

### High-Level Synthesis Basics (1/2)

- HLS phases
  - Scheduling
    - Determines operations (i.e., operators)
      - For faster device or sufficient clock period, more operations within a cycle
      - For insufficient clock period (i.e., shorter or a slow FPGA), schedule operations over more than one cycle.
  - ▶ Binding
    - Determines hardware resource to use
  - Control logic extraction
    - Create a FSM (Finite State Machine)



Copyright (c) Ando Ki

#### High-Level Synthesis Basics (2/2) **HLS** phases Clock Scheduling Binding Determines hardware resource to use out\_data Control logic extraction Create a FSM (Finite State Machine) in\_data ► out\_ce void foo(int in[3], char a, char b, char c, int out[3]) { out we Finite State Machine (FSM) for(int i = 0; i < 3; i++) { (co $y = a^*x + b + c;$

### Vivado HLS Pragmas by Type

x = in[i];

out[i] = y;

Copyright (c) Ando Ki

| Туре                | Attribute                                                                    | Туре               | Attribute                                                                     |
|---------------------|------------------------------------------------------------------------------|--------------------|-------------------------------------------------------------------------------|
| Kernel operation    | pragma HLS allocation<br>pragma HLS expression_balance<br>pragma HLS latency | Kernel operation   | pragma HLS reset<br>pragma HLS resource<br>pragma HLS stable                  |
| Function inlining   | pragma HLS inline<br>pragma HLS function_instantiate                         | Loop unrolling     | pragma HLS unroll<br>pragma HLS dependence                                    |
| Interface synthesis | pragma HLS interface                                                         | Loop optimization  | pragma HLS loop_flatten<br>pragma HLS loop_merge<br>pragma HLS loop_tripcount |
| Task-level pipeline | pragma HLS dataflow<br>pragma HLS stream                                     | Array optimization | pragma HLS array_map<br>pragma HLS array_partition<br>pragma HLS array_reshap |
| Pipeline            | pragma HLS pipeline<br>pragma HLS occurrence                                 | Structure packing  | pragma HLS data_pack                                                          |

Copyright (c) Ando Ki

#### **HLS Kernel expression**

- C/C++ kernel
  - use standard AXI master and AXI Lite interface as for Vivdo HLS
  - include the kernel code within an extern "C" block
  - must be called from the host as a simple task
  - a function with a void return value
  - Global variable is not supported

Copyright (c) Ando k

1

### **Optimization basics**

- logic expression
- pipelining
- unrolling
- dataflow
- array

Copyright (c) Ando Ki

## Vivado HLS optimization directives (1/3)

| Directive       | Description                                                                                                                                                       |
|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ALLOCATION      | Specify a limit for the number of operations, cores or functions used. This can force the sharing or hardware resources and may increase latency                  |
| ARRAY_MAP       | Combines multiple smaller arrays into a single large array to help reduce block RAM resources.                                                                    |
| ARRAY_PARTITION | Partitions large arrays into multiple smaller arrays or into individual registers, to improve access to data and remove block RAM bottlenecks.                    |
| ARRAY_RESHAPE   | Reshape an array from one with many elements to one with greater word-width. Useful for improving block RAM accesses without using more block RAM.                |
| CLOCK           | For SystemC designs multiple named clocks can be specified using the <code>create_clock</code> command and applied to individual SC_MODULEs using this directive. |
| DATA_PACK       | Packs the data fields of a struct into a single scalar with a wider word width.                                                                                   |
| DATAFLOW        | Enables task level pipelining, allowing functions and loops to execute concurrently. Used to optimize throughouput and/or latency.                                |
| DEPENDENCE      | Used to provide additional information that can overcome loop-carried dependencies and allow loops to be pipelined (or pipelined with lower intervals).           |

Copyright (c) Ando Ki

13

# Vivado HLS optimization directives (2/3)

| Directive            | Description                                                                                                                                                                                  |
|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| EXPRESSION_BALANCE   | Allows automatic expression balancing to be turned off.                                                                                                                                      |
| FUNCTION_INSTANTIATE | Allows different instances of the same function to be locally optimized.                                                                                                                     |
| INLINE               | Inlines a function, removing function hierarchy at this level. Used to enable logic optimization across function boundaries and improve latency/interval by reducing function call overhead. |
| INTERFACE            | Specifies how RTL ports are created from the function description.                                                                                                                           |
| LATENCY              | Allows a minimum and maximum latency constraint to be specified.                                                                                                                             |
| LOOP_FLATTEN         | Allows nested loops to be collapsed into a single loop with improved latency,                                                                                                                |
| LOOP_MERGE           | Merge consecutive loops to reduce overall latency, increase sharing and improve logic optimization.                                                                                          |
| LOOP_TRIPCOUNT       | Used for loops which have variables bounds. Provides an estimate for the loop iteration count. This has no impact on synthesis, only on reporting.                                           |
| OCCURRENCE           | Used when pipelining functions or loops, to specify that the code in a location is executed at a lesser rate than the code in the enclosing function or loop.                                |

Copyright (c) Ando Ki

### Vivado HLS optimization directives (3/3)

| Directive | Description                                                                                                                                                                                                                                                                                                                 |  |
|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| PIPELINE  | Reduces the initiation interval by allowing the overlapped execution of operations within a loop or function.                                                                                                                                                                                                               |  |
| PROTOCOL  | This commands specifies a region of the code to be a protocol region. A protocol region can be used to manually specify an interface protocol.                                                                                                                                                                              |  |
| RESET     | This directive is used to add or remove reset on a specific state variable (global or static).                                                                                                                                                                                                                              |  |
| RESOURCE  | Specify that a specific library resource (core) is used to implement a variable (array, arithmetic operation or function argument) in the RTL.                                                                                                                                                                              |  |
| STREAM    | Specifies that a specific array is to be implemented as a FIFO or RAM memory channel during dataflow optimization. When using hls::stream, the STREAM optimization directive is used to override the configuration of the hls::stream.                                                                                      |  |
| ТОР       | The top-level function for synthesis is specified in the project settings. This directive may be used to specify any function as the top-level for synthesis. This then allows different solutions within the same project to be specified as the top-level function for synthesis without needing to create a new project. |  |
| UNROLL    | Unroll for-loops to create multiple instances of the loop body and its instructions that can then be scheduled independently.                                                                                                                                                                                               |  |

Copyright (c) Ando Ki

15

### Optimization basics: logic expression

 Expression balancing rearranges operators to construct a balanced tree and reduce latency.

▶ By default, Vivado HLS does not perform the *EXPRESSION\_BALANCE* optimization for operations of type float or double.

By default, Vivado HLS does not perform the *EXPRESSION\_BALANCE* optimization for operations of type float or double.

lt is default for integer operation.

```
data_t foo_top (data_t a, data_t b, data_t c, data_t d) {
    data_t sum=0;
    sum += a;
    sum += b;
    sum += c;
    sum += d;
    return sum;
```

Copyright (c) Ando Ki

Cycle 1

Cycle 2

Cycle 3

Cycle 4

Sum

Cycle 4

Cycle 1

Cycle 2

Cycle 2

The system of the syste





### Optimization basics: dataflow

■ Task level parallelism, similar to function pipelining



Copyright (c) Ando Ki

1

### Optimization basics: array

The ARRAY\_PARTITION directive to improve pipelining The ARRAY\_RESHAPE directive allows more data to be accessed in a single clock cycle.



#### Interfaces

- In an RTL design these same input and output operations must be performed through a port in the design interface and typically operates using <u>a specific I/O</u> (input-output) protocol.
  - ► Interface Synthesis based on industry standard interface
    - clock, reset, block-level protocol, port-level protocol
  - ▶ <u>Manual interface specification</u> described in the source code
    - any arbitrary I/O protocol
      - Through SystemC design or C/C++ design

The top-level function becomes the top level of the RTL design after synthesis. Sub-functions are synthesized into blocks in the RTL design.

Copyright (c) Ando Ki

2

#### Interface synthesis

The <u>arguments</u> (or parameters) of the function at top-level are synthesized into RTL port (<u>port-level interface protocol</u>) in addition to <u>clock</u>, <u>reset</u>, <u>block-level</u> interface <u>protocol</u>.



- Two pass-by-value inputs: in1, in2
- A pointer to read from and write to: sum

ap return[31:0]

sum\_o[31:0]

• A function return (ap\_return)

▶ap\_start ∢ap\_done ∢ap\_idle

<ap\_ready</a>

ım\_i[31:0]

ap clk

in1[31:0] in2[31:0]

ap\_clk 🕎

ap\_rst \_\_\_ in1[31:0]

in2[31:0] sum\_i[31:0]

Copyright (c) Ando Ki

22

ap\_return[31:0]

sum\_o[31:0] sum\_o\_ap\_vld[0:0]

#### Interface synthesis

- Clock and reset ports
  - ap\_clk (rising edge synchronized)
  - ap\_rst (active high)
- Block-level interface protocol (ap\_ctrl\_hs)
  - ap\_start: start processing data
  - ap\_done: completed operation (for ap\_return)
  - ap\_idle: idle state
  - ap\_ready: ready to accept new inputs
- Function argument for both input (read from) and output (write to)
  - split into separate input and output ports

- Port-level interface protocol (without specific interface protocol)
  - input pass-by-value arguments
    - simple wire ports with no associated handshaking signals
  - input pointer arguments
    - the same as input pass-by-value arguments
  - output pointer arguments
    - simple wire ports with data valid signal
- Function return value
  - an output port: ap\_return
  - a valid signal: ap\_done
- The return value to the top-level function cannot be a pointer.

Copyright (c) Ando Ki

23

### Interface synthesis: block-level interface protocol

- ap\_ctrl\_hs (default)ap\_ctrl\_chain
  - ap\_ctl\_hs with ap\_continue for input
  - ap control none

ap\_ctrl 🗀 ▶ap\_start **∢**ap\_done **∢**ap\_idle ap\_return[31:0] ap\_return[31:0] dap\_ready sum\_o[31:0] sum\_o[31:0] ap\_clk ap clk o\_ap\_vld[0:0] sum\_o\_ap\_vld[0:0] ap rst ap\_rst in1[31:0] in1[31:0] in2[31:0] in2[31:0] sum\_i[31:0] sum\_i[31:0]

Copyright (c) Ando Ki

#### Interface synthesis: block-level interface protocol

#### ap\_ctrl\_hs



- The design starts when ap\_start is asserted High.
- The ap\_idle signal is asserted Low to indicate the design is operating.
- The input data is read at any clock after the first cycle.
  - Vivado HLS schedules when the reads occur. The ap\_ready signal is asserted high when all inputs have been read.
- When output sum is calculated, the associated output handshake (sum\_o\_ap\_vld) indicates that the data is valid.
- When the function completes, ap\_done is asserted. This also indicates that the data on ap\_return is valid.
- Port ap\_idle is asserted High to indicate that the design is waiting start again.

Copyright (c) Ando Ki

2

### Interface synthesis: port-level interface protocol

- AXI4 interfaces
  - AXI4-Stream (axis)
    - only for input or output arguments, but not for input/output arguments
  - AXI4-Lite (s\_axilite)
    - of for any type of arguments except arrays.
    - can be grouped multiple arguments into the same AXI4-Lite interface
  - AXI4 Master (m\_axi)
    - only for arrays and pointers (and references in C++).
    - can be grouped multiple arguments into the same AXI interface

- No I/O protocol interfaces
  - ap\_none
  - ap\_stable
- Wire handshakes interfaces
  - ▶ ap\_hs
  - ap\_vld
  - ap\_ack
  - ▶ ap\_ovld
- Memory interfaces
  - ap\_memory
  - bram

Copyright (c) Ando Ki

#### Interface synthesis: port-level interface protocol

- AXI4-Lite interface
  - 'port=return' makes embed control signals
    - now 'ap\_start/done/idle/ready' are available as register 0x00 through control port
  - example
    - group multiple ports into the same AXI4-Lite interface using 'bundle'
      - by default without 'bundle', all AXI4-Lite interfaces grouped into the same default bundled.

```
void example(char *a, char *b, char *c) {
#pragma HLS INTERFACE s_axilite port=return bundle=BUS_A
#pragma HLS INTERFACE s_axilite port=a bundle=BUS_A
#pragma HLS INTERFACE s_axilite port=b bundle=BUS_A
#pragma HLS INTERFACE s_axilite port=c bundle=BUS_A offset=0x0400
#pragma HLS INTERFACE ap_vld port=b
*c += *a + *b;
}
```



Copyright (c) Ando Ki

Copyright (c) Ando Ki

2

#### Interface synthesis: port-level interface protocol

Typical control register layout for control through AXI4-Lite port.

```
// WAIT FOR READY
ap_addr = ADDR_CSR; // 0x0000_0000
while (1) {
    MEM_READ(ap_addr, ap_idle_r);
    ap_idle = (ap_idle_r >> 2) && 0x1;
    if (ap_idle)
        break;
}

// LET GO AND WAIT FOR COMPLETION
    ap_addr = ADDR_CSR;
    ap_data = 0x1;
    MEM_WRITE(ap_addr, ap_data);//Start
    while (1) {
        MEM_READ(ap_addr, ap_done_r);
        ap_done = (ap_done_r >> 1) && 0x1;
        if (ap_done) break;
    }
```

```
// 0x00 : Control signals
       bit 0 - ap_start (Read/Write/COH)
       bit 1 - ap_done (Read/COR)
       bit 2 - ap_idle (Read)
       bit 3 - ap_ready (Read)
       bit 7 - auto_restart (Read/Write)
       others - reserved
// 0x04 : Global Interrupt Enable Register
       bit 0 - Global Interrupt Enable (Read/Write)
       others - reserved
// 0x08 : IP Interrupt Enable Register (Read/Write)
       bit 0 - Channel 0 (ap_done)
//
       bit 1 - Channel 1 (ap_ready)
       others - reserved
// 0x0c : IP Interrupt Status Register (Read/TOW)
       bit 0 - Channel 0 (ap_done)
       bit 1 - Channel 1 (ap_ready)
       others - reserved
// 0x10 : Data signal of shared_mem
       bit 31~0 - shared_mem[31:0] (Read/Write)
// 0x14 : reserved
// (SC = Self Clear, COR = Clear on Read, TOW = Toggle on Write,
COH = Clear on Handshake)
```

#### Interface synthesis: port-level interface protocol

AXI4-Stream interface

```
void example(int A[50], int B[50]) {
    #pragma HLS INTERFACE axis port=A
    #pragma HLS INTERFACE axis port=B
    int i;
    for(i = 0; i < 50; i++){
        B[i] = A[i] + 5;
}</pre>
```



Copyright (c) Ando Ki

2

### Interface synthesis: port-level interface protocol

- AXI4-Master interface
  - Only for array or pointer arguments

```
void example(volatile int *a){
#pragma HLS INTERFACE m_axi depth=50 port=a
#pragma HLS INTERFACE s_axilite port=return
//Port a is assigned to an AXI4 master interface
int i; int buff[50];
//memcpy creates a burst access to memory
memcpy(buff,(const int*)a,50*sizeof(int));
for(i=0; i < 50; i++){
buff[i] = buff[i] + 100;
}
memcpy((int *)a,buff,50*sizeof(int));
}</pre>
```



Copyright (c) Ando Ki

### High-Level Synthesis C Libraries

- Arbitrary Precision Data Types Library
- C libraries can be synthesized to RTL

- HLS Stream Library
- HLS Math Library
- HLS Video Library
- HLS IP Library
- HLS Linear Algebra Library
- HLS DSP Library
- HLS SQL Library

Copyright (c) Ando Ki

3

### Arbitrary integer precision data types

- C-based native data types are on 8-bit boundaries (8, 16, 32, 64 bits).
- RTL buses (corresponding to hardware) support arbitrary lengths.
- Vivado HLS integer data types (\$XILINX\_VIVADO/include/)
  - ▶ "ap\_cint.h" for C and bit-width can be 1 to 1024, e.g., in7, uint123, ...
  - "ap\_int.h" for C++ and bit-with can be any e.g., ap\_int<7>, ap\_uint<123>

| Language | Integer Data Type                                              | Required Header          |
|----------|----------------------------------------------------------------|--------------------------|
| С        | [u]int <precision> (1024 bits)</precision>                     | gcc #include "ap_cint.h" |
| C++      | ap_[u]int <w> (1024 bits)</w>                                  | #include "ap_int.h"      |
| System C | sc_[u]int <w> (64 bits)<br/>sc_[u]bigint<w> (512 bits)</w></w> | #include "systemc.h"     |

Copyright (c) Ando Ki

### Half precision floating-point data types

- Single-precision: float, 32-bit
- Double-precision: double, 64-bit
- Half-precision: half, 16-bit
  - ▶ 1 signed bit, 5 exponent bits, 10- mantissa bits



- Vivado HLS half-precision data types (\$XILINX\_VIVADO/include/)
  - "hls\_half.h" for C++

Copyright (c) Ando K

3.

### Arbitrary precision fixed-point data types (1/2)

- Fixed-point data type manages the value of real (non-integer) numbers within the boundaries of a specified total width and integer width.
- Vivado HLS fixed-point data types (\$XILINX\_VIVADO/include/)
  - "ap\_fixed.h:" for C++ and bit-with can be any e.g., ap\_fixed<18,6,AP\_RND>, ap\_ufixed<...>
     ap\_fixed<18,6>: higher 6-bit out of 18-bit is integer.

| Language | Fixed-Point Data Type               | Required Header                                     |
|----------|-------------------------------------|-----------------------------------------------------|
| С        | Not Applicable                      | Not Applicable                                      |
| C++      | ap_[u]fixed <w,i,q,o,n></w,i,q,o,n> | #include "ap_fixed.h"                               |
| System C | sc_[u]fixed <w,i,q,o,n></w,i,q,o,n> | #define SC_INCLUDE_FX [#define SC_FX_EXCLUDE_OTHER] |
|          |                                     | #include "systemc.h"                                |

Copyright (c) Ando Ki

### Arbitrary precision fixed-point data types (2/2)

■ Word length in bits: *W=I+B* 

▶ ap\_[u]fixed<W,I,Q,O,N>



| Identifier | Description                                                                                                                                                                                           |                |                                        |  |
|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|----------------------------------------|--|
| W<br>I     | Word length in bits: The number of bits used to represent the integer value (the number of bits above the decimal point)                                                                              |                |                                        |  |
| Q          | Quantization mode: This dictates the behavior when greater precision is generated than can be defined by smallest fractional bit in the variable used to store the result.                            |                |                                        |  |
|            | SystemC Types                                                                                                                                                                                         | ap_fixed Types | Description                            |  |
|            | SC_RND                                                                                                                                                                                                | AP_RND         | Round to plus infinity                 |  |
|            | SC_RND_ZERO                                                                                                                                                                                           | AP_RND_ZERO    | Round to zero                          |  |
|            | SC_RND_MIN_INF                                                                                                                                                                                        | AP_RND_MIN_INF | Round to minus infinity                |  |
|            | SC_RND_INF                                                                                                                                                                                            | AP_RND_INF     | Round to infinity                      |  |
|            | SC_RND_CONV                                                                                                                                                                                           | AP_RND_CONV    | Convergent rounding                    |  |
|            | SC_TRN                                                                                                                                                                                                | AP_TRN         | Truncation to minus infinity (default) |  |
|            | SC_TRN_ZERO                                                                                                                                                                                           | AP_TRN_ZERO    | Truncation to zero                     |  |
| 0          | Overflow mode: This dictates the behavior when the result of an operation exceeds the<br>minimum in the case of negative numbers) possible value that can be stored in the vari-<br>store the result. |                |                                        |  |
|            | SystemC Types                                                                                                                                                                                         | ap_fixed Types | Description                            |  |
|            | SC_SAT                                                                                                                                                                                                | AP_SAT         | Saturation                             |  |
|            | SC_SAT_ZERO                                                                                                                                                                                           | AP_SAT_ZERO    | Saturation to zero                     |  |
|            | SC_SAT_SYM                                                                                                                                                                                            | AP_SAT_SYM     | Symmetrical saturation                 |  |
|            | SC_WRAP                                                                                                                                                                                               | AP_WRAP        | Wrap around (default)                  |  |
|            | SC_WRAP_SM                                                                                                                                                                                            | AP_WRAP_SM     | Sign magnitude wrap around             |  |
| N          | This defines the number of saturation bits in overflow wrap modes.                                                                                                                                    |                |                                        |  |

Copyright (c) Ando Ki

3

### **HLS** stream library

- Streaming data is a type of data transfer in which data samples are sent in sequential order starting from the first sample.
  - Streaming requires no address management.
  - ▶ The hls::stream class is only used in C++ designs. Array of streams is not supported
- #include "hls stream.h"

Copyright (c) Ando Ki

#### **HLS** math library

- The Vivado HLS Math Library (hls\_math.h) provides support for the synthesis of the standard C (math.h) and C++ (cmath.h) libraries and is automatically used to specify the math operations during synthesis.
- The support includes floating point (single-precision: type float), double precision: type double and half-precision: type half) for all functions and fixed-point: type ap\_[u]fixed<W,I,Q,O,N> support for some functions.
  - half\_func() for half-precision only, e.g., half\_sin()
  - funcf() for single-precision only, e.g., sinf()
     since double by default.



Copyright (c) Ando Ki

3

#### **HLS** math library

- For floating point case
  - Use 'match.h' or 'cmath." or Vivado specific 'hls\_math.h"
  - Vivado HLS math library (\$XILINX\_VIVADO/include/)
    - "hls\_math.h:" for C++
- For fixed-point case
  - support "ap [u]fixed" and "ap\_[u]int" with following bit-width specification
    - ap\_fixed<W,l> where I<=33 and W-I<=32</p>
    - ap\_ufixed<W,I> where I<=32 and W-I<=32</p>
    - ap int<l> where I<=33
    - ap\_uint<l> where I<=32</p>

#include "hls\_math.h"
#include "ap\_fixed.h"

ap\_fixed<32,2> my\_input, my\_output;
my\_input = 24.675;
my\_output = sin(my\_input);

Copyright (c) Ando Ki

### **HLS** video library

- https://github.com/Xilinx/xfopencv
- The xfOpenCV library is a set of 60+ kernels, optimized for Xilinx FPGAs and SoCs, based on the OpenCV computer vision library.

Copyright (c) Ando Ki

3!

### **HLS IP Library**

■ Vivado HLS provides C++ libraries to implement a number of Xilinx IP blocks.

| Library Header File | Description                                                                                                            |
|---------------------|------------------------------------------------------------------------------------------------------------------------|
| hls_fft.h           | Allows the Xilinx LogiCORE IP FFT to be simulated in C and implemented using the Xilinx LogiCORE block.                |
| hls_ssrlib.h        | Allows a fully synthesizable Super Sample date Rate (SSR) FFT to process multiple input samples for every clock cycle. |
| hls_fir.h           | Allows the Xilinx LogiCORE IP FIR to be simulated in C and implemented using the Xilinx LogiCORE block.                |
| hls_dds.h           | Allows the Xilinx LogiCORE IP DDS to be simulated in C and implemented using the Xilinx LogiCORE block.                |
| ap_shift_reg.h      | Provides a C++ class to implement a shift register which is implemented directly using a Xilinx SRL primitive.         |

Copyright (c) Ando Ki

### **HLS Linear Algebra Library**

- The HLS Linear Algebra Library provides a number of commonly used C++ linear algebra functions.
  - The functions in the HLS Linear Algebra Library all use two-dimensional arrays to represent matrices and support singleprecision float for real and complex data and ap\_fixed with limited case.
  - ▶ #include "hls linear algebra.h"

| Function         | Data Type                                                               |
|------------------|-------------------------------------------------------------------------|
| cholesky         | float ap_fixed x_complex <float> x_complex<ap_fixed></ap_fixed></float> |
| cholesky_inverse | float ap_fixed x_complex <float> x_complex<ap_fixed></ap_fixed></float> |
| matrix_multiply  | float ap_fixed x_complex <float> x_complex<ap_fixed></ap_fixed></float> |
| qrf              | float<br>x_complex <float></float>                                      |
| qr_inverse       | float<br>x_complex <float></float>                                      |
| svd              | float<br>x_complex <float></float>                                      |

Copyright (c) Ando Ki

41

#### **HLS DSP Library**

The HLS DSP library contains building-block functions for DSP system modeling in C++ with an emphasis on functions used in SDR(Software Defined Radio) applications.

#include <hls\_dsp.h>

| Function            | Data Type                                                           |
|---------------------|---------------------------------------------------------------------|
| atan2               | input: std::complex< ap_fixed ><br>output: ap_ufixed                |
| awgn                | input: ap_ufixed<br>output: ap_int                                  |
| cmpy                | input: std::complex< ap_fixed ><br>output: std::complex< ap_fixed > |
| convolution_encoder | input: ap_uint<br>output: ap_uint                                   |
| nco                 | input: ap_uint<br>output: std::complex< ap_int >                    |
| sqrt                | input: ap_ufixed, ap_int<br>output: ap_ufixed, ap_int               |
| viterbi_decoder     | input: ap_uint<br>output: ap_uint                                   |

Copyright (c) Ando Ki

## **HLS SQL Library**

- SQL (Structured Query Language) building-block functions in C++.
- #include <hls\_alg.h>

| Function        | Data Type                                                                                                            | Note                                              |
|-----------------|----------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|
| hls_alg::sha224 | Input:<br>hls::stream <unsigned char=""><br/>Output:<br/>hls::stream<unsigned char=""></unsigned></unsigned>         | Implement SHA-224 algorithm from SHA-2 family.    |
| hls_alg::sha256 | Input: hls::stream <unsigned char=""> unsigned long long Output: hls::stream<unsigned char=""></unsigned></unsigned> | Implement SHA-256 algorithm from SHA-2 family.    |
| hls_alg::sort   | Input:<br>hls:;stream <t><br/>Output:<br/>hls::stream<t></t></t>                                                     | Implement Bitonic sort algorithm. T is data type. |

Copyright (c) Ando Ki

43

## High-level synthesis coding styles

- Do not use system calls
- dynamic memory

Copyright (c) Ando Ki

#### Do not use system calls

- Use \_\_SYNTHESIS\_\_ macro (note double \_) to exclude un-supported statements (non-synthesizable code)
  - #ifndef \_\_SYNTHESIS\_\_
  - any code
  - ▶ #endif
- HLS does not support common system calls
  - automatically ignored (display only purposes): printf(), fprintf()
  - ▶ should be removed from the function before synthesis: getc(), time(), sleep(), ...
- Memory allocation system calls must be removed from the design code before synthesis.
  - ▶ malloc(), alloc(), free()
- Recursive functions
- Standard templated libraries (STL) since it usually uses function recursion and dynamic memory allocation

Copyright (c) Ando Ki

4

### High-level synthesis: loops

Copyright (c) Ando Ki



# References

Vivado Design Suite User Guide: High-Level Synthesis (UG902)

Perfect loop nest

Copyright (c) Ando Ki

Copyright (c) Ando Ki